38.7.71 Overlay 2 Next Register

Name: LCDC_OVR2NEXT
Offset: 0x00000288
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 NEXT[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 NEXT[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 NEXT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 NEXT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – NEXT[31:0] DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.