38.7.98 High-End Overlay V DMA Address Register

Name: LCDC_HEOVADDR
Offset: 0x000003A0
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 VADDR[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 VADDR[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 VADDR[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 VADDR[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – VADDR[31:0] DMA Transfer Start Address for V Chrominance

Frame Buffer Base Address.