62.135 GMAC Transmit Schedule Control Register

Name: GMAC_TSCTL
Offset: 0x580
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
     TXSQ5[1:0]TXSQ4[1:0] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 76543210 
 TXSQ3[1:0]TXSQ2[1:0]TXSQ1[1:0]TXSQ0[1:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 0:1, 2:3, 4:5, 6:7, 8:9, 10:11 – TXSQx Transmit Schedule for Qx

ValueDescription
0 Fixed priority
1 CBS Enabled only valid for top two enabled queues and if CBS capability selected.
2 DWRR enabled
3 ETS enabled