46.16 SPI

Figure 46-5. SPI - Timing Requirements in Host Mode
Table 46-21. SPI - Timing Characteristics in Host Mode
SymbolDescriptionMin.Typ. ✝Max.UnitsConditions
fSCK(1)SCK clock frequencyfCLK_PER/2MHz
TSCK(1)SCK period2×TCLK_PERns
tSCKWSCK high/low width0.5×TSCKns
tMOSMOSI valid before SCK0.5×TSCKns
tMOHMOSI hold after SCK0.5×TSCKns
tMISMISO setup to SCKTCLK_PERns
tMIHMISO hold after SCK0ns

Unless otherwise specified, data in the “Typ.” column is at TA = 25°C and VDD = 3.0V. These parameters are not tested and are for design guidance only.

Note:
  1. These parameters are characterized but not tested in production.
Figure 46-6. SPI - Timing Requirements in Client Mode
Table 46-22. SPI - Timing Characteristics in Client Mode
SymbolDescriptionMin.Typ. ✝Max.UnitsConditions
fSSCK(1)Client SCK clock frequencyfCLK_PER/4MHz
TSSCK(1)Client SCK period4×TCLK_PERns
tSSCKW(1)SCK high/low width2×TCLK_PERns
tSIS(1)MOSI setup to SCKTCLK_PERns
tSIH(1)MOSI hold after SCKTCLK_PERns
tSSS(1)SS low before SCKTCLK_PERns
tSSH(1)SS high after SCKTCLK_PERns
tSOSMISO Valid after SCKtSR(2)nsfSSCK<fCLK_PER/6
TCLK_PER+tSR(2)nsfSSCK≥fCLK_PER/6
tSOSSMISO setup after SS lowtSR(2)ns
tSOSHMISO hold after SS hightSR(2)ns
tSDLYInterbyte delayTCLK_PERnsfSSCK<fCLK_PER/5
0nsfSSCK≥fCLK_PER/5

Unless otherwise specified, data in the “Typ.” column is at TA = 25°C and VDD = 3.0V. These parameters are not tested and are for design guidance only.

Note:
  1. These parameters are characterized but not tested in production.
  2. tSR is the I/O pin rise/fall time.