46.16 SPI
Symbol | Description | Min. | Typ. ✝ | Max. | Units | Conditions |
---|---|---|---|---|---|---|
fSCK(1) | SCK clock frequency | — | — | fCLK_PER/2 | MHz | |
TSCK(1) | SCK period | 2×TCLK_PER | — | — | ns | |
tSCKW | SCK high/low width | — | 0.5×TSCK | — | ns | |
tMOS | MOSI valid before SCK | — | 0.5×TSCK | — | ns | |
tMOH | MOSI hold after SCK | — | 0.5×TSCK | — | ns | |
tMIS | MISO setup to SCK | — | TCLK_PER | — | ns | |
tMIH | MISO hold after SCK | — | 0 | — | ns | |
✝Unless otherwise specified, data in the “Typ.” column is at TA = 25°C and VDD = 3.0V. These parameters are not tested and are for design guidance only. Note:
|
Symbol | Description | Min. | Typ. ✝ | Max. | Units | Conditions |
---|---|---|---|---|---|---|
fSSCK(1) | Client SCK clock frequency | — | — | fCLK_PER/4 | MHz | |
TSSCK(1) | Client SCK period | 4×TCLK_PER | — | — | ns | |
tSSCKW(1) | SCK high/low width | 2×TCLK_PER | — | — | ns | |
tSIS(1) | MOSI setup to SCK | — | TCLK_PER | — | ns | |
tSIH(1) | MOSI hold after SCK | — | TCLK_PER | — | ns | |
tSSS(1) | SS low before SCK | — | TCLK_PER | — | ns | |
tSSH(1) | SS high after SCK | — | TCLK_PER | — | ns | |
tSOS | MISO Valid after SCK | — | tSR(2) | — | ns | fSSCK<fCLK_PER/6 |
— | TCLK_PER+tSR(2) | — | ns | fSSCK≥fCLK_PER/6 | ||
tSOSS | MISO setup after SS low | — | tSR(2) | — | ns | |
tSOSH | MISO hold after SS high | — | tSR(2) | — | ns | |
tSDLY | Interbyte delay | TCLK_PER | — | — | ns | fSSCK<fCLK_PER/5 |
0 | — | — | ns | fSSCK≥fCLK_PER/5 | ||
✝Unless otherwise specified, data in the “Typ.” column is at TA = 25°C and VDD = 3.0V. These parameters are not tested and are for design guidance only. Note:
|