33.22.27 PMC Peripheral Control Register

Name: PMC_PCR
Offset: 0x010C
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
   GCKENENGCKDIV[7:4] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 2322212019181716 
 GCKDIV[3:0]     
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
    CMD GCKCSS[2:0] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 76543210 
  PID[6:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 

Bit 29 – GCKEN Generic Clock Enable

ValueDescription
0

The selected generic clock is disabled.

1

The selected generic clock is enabled.

Bit 28 – EN Enable

ValueDescription
0

The selected peripheral clock is disabled.

1

The selected peripheral clock is enabled.

Bits 27:20 – GCKDIV[7:0] Generic Clock Division Ratio

Generic clock is: selected clock period divided by GCKDIV + 1. GCKDIV must not be changed while the peripheral selects GCLK (e.g., bit rate, etc.).

Bit 12 – CMD Command

ValueDescription
0

Read mode

1

Write mode

Bits 10:8 – GCKCSS[2:0] Generic Clock Source Selection

ValueNameDescription
0 SLOW_CLK

Slow clock is selected.

1 MAIN_CLK

Main clock is selected.

2 PLLA_CLK

PLLACK is selected.

3 UPLL_CLK

UPLL clock is selected.

4 MCK_CLK

Main System Bus clock is selected.

5 AUDIO_CLK

Audio PLL clock is selected.

Bits 6:0 – PID[6:0] Peripheral ID

Peripheral ID selection from PID2 to the maximum PID number. This refers to identifiers as defined in the section “Peripheral Identifiers”.