33.22.32 PMC Asynchronous Partial Wake-Up Enable Register 1

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The clock of the peripheral must be enabled before using its asynchronous partial wake-up function (the associated PIDx field in PMC Peripheral Clock Status register 1 is set to ‘1’).

The values for PIDx are defined in the section “Peripheral Identifiers”.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: The asynchronous partial wake-up function of the corresponding peripheral is enabled.

Name: PMC_SLPWK_ER1
Offset: 0x0134
Reset: 
Property: Write-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
        PID40 
Access W 
Reset  
Bit 76543210 
      PID34PID33  
Access WW 
Reset  

Bit 8 – PID40 Peripheral 40 Asynchronous Partial Wake-Up Enable

Bits 1, 2 – PIDx Peripherals 33, 34 Asynchronous Partial Wake-Up Enable