33.22.28 PMC Asynchronous Partial Wake-Up Enable Register 0

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.

Name: PMC_SLPWK_ER0
Offset: 0x0114
Reset: 
Property: Write-only

Bit 3130292827262524 
  PID30PID29PID28PID27PID26PID25PID24 
Access WWWWWWW 
Reset  
Bit 2322212019181716 
 PID23PID22PID21PID20PID19    
Access WWWWW 
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
          
Access  
Reset  

Bits 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – PIDx Peripheral x Asynchronous Partial Wake-Up Enable

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The clock of the peripheral must be enabled before using its asynchronous partial wake-up function (the associated PIDx field in PMC Peripheral Clock Status register 1 is set to ‘1’).

The values for PIDx are defined in the section “Peripheral Identifiers”.

ValueDescription
0

No effect.

1

The asynchronous partial wake-up function of the corresponding peripheral is enabled.