42.7.11 ADCn Module CALIBRATION Values Register (ADC)

Table 42-17. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CONFIG[n].CALCTRL
Offset: 0x38 + n*0x20 [n=0..3]
Reset: 0x00000000
Property: PAC Write-Protected, Enable-Protected

Bit 3130292827262524 
 CALBITS[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 CALBITS[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 CALBITS[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 CALBITS[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – CALBITS[31:0] Calibration Data to the ADCn

Where n=0,1,2,3:

These register bits can only change when the applicable CTRLD.ANLENn bit is 0. Once the applicable CTRLD.ANLENn bit rising edge occurs, those bit values must remain unchanged until after the same CTRLD.ANLENn bit falling edge occurs.

This register must be initialized in user software to the factory-provided values in the Calibration Configuration Register FCCFG65 before setting CTRLD.ANLENn to 1. This applies to every ADC Module that will be used by the application.

Note:
  1. This bit is Enabled Protected (Writes are ignored when CTRLA.ENABLE = 1 . Returns a bus error. )