37.7.43 USB High Speed Resume Signal Delay Register

Note: Use of this register will allow the Hi-Speed time-out to be set to values that are greater than the maximum specified in the USB 2.0 specification, making the USB module non-compliant.
Table 37-45. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CTHHSRTN
Offset: 0x1346
Reset: 0x0000
Property: PAC Write-Protection

Bit 15141312111098 
 THHSRTN[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 01100111 
Bit 76543210 
 THHSRTN[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 10100000 

Bits 15:0 – THHSRTN[15:0] Hi-Speed Resume Signaling Delay bits.

These bits set the delay from the end of Hi-Speed resume signaling (acting as a Host) to enable the UTM normal operating mode.