42.6.10 CSI2DC SSP Interrupt Mask Register

Name: CSI2DC_SSPIMR
Offset: 0x24
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
     RE[3:0] 
Access RRRR 
Reset 0000 
Bit 15141312111098 
 LE[3:0]LS[3:0] 
Access RRRRRRRR 
Reset 00000000 
Bit 76543210 
 FE[3:0]FS[3:0] 
Access RRRRRRRR 
Reset 00000000 

Bits 19:16 – RE[3:0] Reserved Short Packet Interrupt Mask

ValueDescription
0

A bit cleared at position i in the field RE indicates that the Reserved Packet interrupt is masked for virtual channel i.

1

A bit set at position i in field RE indicates that Reserved Packet interrupt is activated for virtual channel i.

Bits 15:12 – LE[3:0] Line End Interrupt Mask

ValueDescription
0

A bit cleared at position i in the field LE indicates that the Line End interrupt is masked for virtual channel i.

1

A bit set at position i in field LE indicates that Line End interrupt is activated for virtual channel i.

Bits 11:8 – LS[3:0] Line Start Interrupt Mask

ValueDescription
0

A bit cleared at position i in the field LS indicates that the Line Start interrupt is masked for virtual channel i.

1

A bit set at position i in field LS indicates that Line Start interrupt is activated for virtual channel i.

Bits 7:4 – FE[3:0] Frame End Interrupt Mask

ValueDescription
0

A bit cleared at position i in the field FE indicates that the Frame End interrupt is masked for virtual channel i.

1

A bit set at position i in field FE indicates that Frame End interrupt is activated for virtual channel i.

Bits 3:0 – FS[3:0] Frame Start Interrupt Mask

ValueDescription
0

A bit cleared at position i in the field FS indicates that the Frame Start interrupt is masked for virtual channel i.

1

A bit set at position i in field FS indicates that Frame Start interrupt is activated for virtual channel i.