17.3.24 PWM Generator x Trigger A Register

Note: This register cannot be modified while PGxSTAT.UPDATE = 1.
Table 17-30. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: PGxTRIGA
Offset: 0x1084, 0x10CC, 0x1114, 0x115C

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGA[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGA[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGA[7:4]Reserved[3:0] 
Access R/WR/WR/WR/WRRRR 
Reset 00000000 

Bit 31 – CAHALF Specifies where the trigger compare time occurs

ValueDescription
1The second phase of the center aligned period
0The first phase of the center aligned period

Bits 19:16 – TRIGA[19:16] PWM Generator x Trigger A Register

Bits 15:8 – TRIGA[15:8] PWM Generator x Trigger A Register

Bits 7:4 – TRIGA[7:4] PWM Generator x Trigger A Register

Bits 3:0 – Reserved[3:0]