3.4.4.13 DDR3PHY DRAM Timing Parameters Register 0
| Name: | DDR3PHY_DTPR0 |
| Offset: | 0x34 |
| Reset: | 0x3092666E |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| TCCD | TRC[5:0] | TRRD[3] | |||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| TRRD[2:0] | TRAS[4:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TRCD[3:0] | TRP[3:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TWTR[2:0] | TRTP[2:0] | TMRD[1:0] | |||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | |
Bit 31 – TCCD Read to Read and Write to Write Command Delay
| Value | Description |
|---|---|
| 0 | BL/2 for DDR2 and 4 for DDR3 |
| 1 | BL/2 + 1 for DDR2 and 5 for DDR3 |
