3.4.4.66 DDR3PHY Data Byte DLL Control Register
| Name: | DDR3PHY_DXxDLLCR |
| Offset: | 0x01CC + x*0x40 [x=0..1] |
| Reset: | 0x40000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| DLLDIS | DLLSRST | ||||||||
| Access | R/W | R/W | |||||||
| Reset | 0 | 1 |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| SDLBMODE | ATESTEN | SDPHASE[3:2] | |||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 | |||||
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| SDPHASE[1:0] | SSTART[1:0] | MFWDLY[2:0] | MFBDLY[2] | ||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| MFBDLY[1:0] | SFWDLY[2:0] | SFBDLY[2:0] | |||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
Bit 31 – DLLDIS DLL Disable
Bit 30 – DLLSRST DLL Soft Reset
Bit 19 – SDLBMODE Client DLL Loopback Mode
Bit 18 – ATESTEN Analog Test Enable
Bits 17:14 – SDPHASE[3:0] Client DLL Phase Trim
| Value | Description |
|---|---|
| 0 | 90 |
| 1 | 72 |
| 2 | 54 |
| 3 | 36 |
| 4 | 108 |
| 5 | 90 |
| 6 | 72 |
| 7 | 54 |
| 8 | 126 |
| 9 | 108 |
| 10 | 90 |
| 11 | 72 |
| 12 | 144 |
| 13 | 126 |
| 14 | 108 |
| 15 | 90 |
Bits 13:12 – SSTART[1:0] Client Auto Start-Up
| Value | Description |
|---|---|
| 0–1 | Client DLL automatically starts up once the host DLL has achieved lock. |
| 2 | The automatic start-up of the client DLL is disabled; the phase detector is disabled. |
| 3 | The automatic start-up of the client DLL is disabled; the phase detector is enabled. |
Bits 11:9 – MFWDLY[2:0] Host Feed-Forward Delay Trim
| Value | Description |
|---|---|
| 0 | Minimum delay |
| 1–6 | Valid values, within range |
| 7 | Maximum delay |
Bits 8:6 – MFBDLY[2:0] Host Feedback Delay Trim
| Value | Description |
|---|---|
| 0 | Minimum delay |
| 1–6 | Valid values, within range |
| 7 | Maximum delay |
Bits 5:3 – SFWDLY[2:0] Client Feed-Forward Delay Trim
| Value | Description |
|---|---|
| 0 | Minimum delay |
| 1–6 | Valid values, within range |
| 7 | Maximum delay |
Bits 2:0 – SFBDLY[2:0] Client Feedback Delay Trim
| Value | Description |
|---|---|
| 0 | Minimum delay |
| 1–6 | Valid values, within range |
| 7 | Maximum delay |
