5.3.2 RAM ECC Status Register

Legend: R = Readable bit; W = Writable bit; C = Clearable bit; HS = Hardware Settable bit
Note:
  1. This bit determines whether the RAMxECCEADDR, RAMxECCEDATA, RAMxECCVAL and RAMxECCSYND registers display information related to SEC or DED error events.
Name: RAMXECCSTAT, RAMYECCSTAT
Offset: 0x3584, 0x35C4

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
    ESEL   PWBNE 
Access R/WR 
Reset 00 
Bit 76543210 
   SECOSEC  DEDODED 
Access R/C/HSR/C/HSR/C/HSR/C/HS 
Reset 0000 

Bit 12 – ESEL  Error Reporting Select bit(1)

ValueDescription
1 Show SEC error event information.
0 Show DED error event information.

Bit 8 – PWBNE  Posted Write Buffer Not Empty Status bit

ValueDescription
1 PWB has to perform at least one read or data merge or write operation, i.e., it is not empty.
0 PWB is empty. All data committed to RAM.

Bit 5 – SECO  Single Error Correction Event Overflow Status bit

ValueDescription
1 SEC event not captured due to overflow.
0 No SEC event overflow detected.

Bit 4 – SEC  Single Error Correction Status bit

ValueDescription
1 Single-bit error detected.
0 Single-bit error not detected.

Bit 1 – DEDO  Double Error Detection Event Overflow Status bit

ValueDescription
1 DED event not captured due to overflow.
0 No DED event overflow detected.

Bit 0 – DED  Double Error Detection Indicator Status bit

ValueDescription
1 Double-bit error detected.
0 Double-bit error not detected.