Legend: R = Readable bit; HC = Hardware Clearable bit; HS = Hardware Settable
bit
Name:
RAMXECCVAL, RAMYECCVAL
Offset:
0x3598,
0x35D8
Bit
31
30
29
28
27
26
25
24
Access
Reset
Bit
23
22
21
20
19
18
17
16
Access
Reset
Bit
15
14
13
12
11
10
9
8
Access
Reset
Bit
7
6
5
4
3
2
1
0
ECCVAL[6:0]
Access
R/HS/HC
R/HS/HC
R/HS/HC
R/HS/HC
R/HS/HC
R/HS/HC
R/HS/HC
Reset
0
0
0
0
0
0
0
Bits 6:0 – ECCVAL[6:0] Error Correcting Code
bits
These bits register the
Error Correcting Code associated with the RAM read data when Single or Double bit ECC
errors occur.
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.