12.3.5 Clock Generator Control Register

Legend: HS = Hardware Settable bit

Note:
  1. The number of external clock fail detection modules is device dependent.
Name: CLKxCON
Offset: 0x3118, 0x3120, 0x3128, 0x3130, 0x3138, 0x3140, 0x3148, 0x3150, 0x3158, 0x3160, 0x3168, 0x3170, 0x3178, 0x3180

Bit 3130292827262524 
 CLKRDY RIS EXTCFENEXTCFSEL[2:0] 
Access R/HS/HCR/WR/WR/WR/WR/W 
Reset 100000 
Bit 2322212019181716 
 OSWENDIVSWEN FSCMENBOSC[3:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 15141312111098 
 ON SIDLOENOSC[3:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 76543210 
 Reserved[3:0]COSC[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CLKRDY Output Clock is Ready bit

This bit cannot be reset.
ValueDescription
1 Clock output is ready.
0

Clock output is not ready, maybe due to the source clock is not ready, source selection change is in progress, divider change is in progress or a clock failure has been detected and the backup clock has not yet occurred.

Bit 29 – RIS Run in Sleep bit

ValueDescription
1 Clock generator block will continue to operate if SLEEP mode is entered.
0 Clock generator block will stop when SLEEP mode is entered.

Bit 27 – EXTCFEN External Clock Fail Event Enable bit

ValueDescription
1 External clock fail detection is enabled.
0 External clock fail detection is disabled.

Bits 26:24 – EXTCFSEL[2:0]  External Clock Fail Event Select bits(1)

ValueDescription
[0] External clock fail detection module #1
[1] External clock fail detection module #2
[2] External clock fail detection module #3
[3] External clock fail detection module #4
[4] External clock fail detection module #5
[5] External clock fail detection module #6
[6] External clock fail detection module #7
[7] External clock fail detection module #8

Bit 23 – OSWEN Oscillator Switch Enable bit

ValueDescription
1 Request oscillator switch to selection specified by NOSC[3:0] bits
0 Oscillator switch is complete.

Bit 22 – DIVSWEN Clock RODIV/ROTRIM Switch Enable bit

ValueDescription
1 Clock Divider Switching is currently in progress.
0 Clock Divider Switch has completed.

Bit 20 – FSCMEN Fail-Safe Clock Monitor Enable bit

ValueDescription
1 Fail-Safe Clock Monitor (FSCM) is enabled.
0 FSCM is disabled.

Bits 19:16 – BOSC[3:0] Backup Reference Clock Select bits

See Table 12-3.

Bit 15 – ON Enable Clock Generator bit

ValueDescription
1 Clock Generator is enabled.
0 Clock Generator is disabled.

Bit 13 – SIDL Stop in Idle bit

ValueDescription
1 Clock generator block will stop when IDLE mode is entered.
0 Clock generator block will continue to operate when IDLE mode is entered.

Bit 12 – OE Output Enable bit

ValueDescription
1 Clock output is enabled to be an output on a device pin.
0 Clock output on a pin is disabled.

Bits 11:8 – NOSC[3:0] New Reference Clock Select bits

See Table 12-3.

Bits 7:4 – Reserved[3:0]

Bits 3:0 – COSC[3:0] Current Reference Clock Selection bits

See Table 12-3.