12.3.7 PLL Control Register

Legend: HS = Hardware Settable bit, C = Clearable bit

Note:
  1. The number of external clock fail detection modules is device dependent.
Name: PLLxCON
Offset: 0x3188, 0x3194

Bit 3130292827262524 
 CLKRDYPLLSWENRISFOUTSWENEXTCFENEXTCFSEL[2:0] 
Access R/HS/HCR/S/HCR/WR/WR/WR/WR/WR/W 
Reset 10000000 
Bit 2322212019181716 
 OSWENDIVSWEN FSCMENBOSC[3:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 15141312111098 
 ON SIDL NOSC[3:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 76543210 
     COSC[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CLKRDY Output Clock is Ready bit

This bit cannot be reset.
ValueDescription
1 Clock output is ready.
0

Clock output is not ready. It may be due to the source clock not ready, a source selection change is in progress, a divider change is in progress or a clock failure has been detected and the backup clock has not yet occurred.

Bit 30 – PLLSWEN PLL Input and Feedback Divider Switch Enabled bit

ValueDescription
1 Enable PLL input and feedback divider update.
0 Divider switch has completed.

Bit 29 – RIS Run in Sleep bit

ValueDescription
1 PLL block will continue to operate if SLEEP mode is entered.
0 PLL block will stop when SLEEP mode is entered.

Bit 28 – FOUTSWEN Clock Divider Switch Enabled bit

ValueDescription
1 Enable PLL output divider updat.e
0 Divider switch has completed.

Bit 27 – EXTCFEN External Clock Fail Event Enable bit

ValueDescription
1 External clock fail detection is enabled.
0 External clock fail detection is disabled.

Bits 26:24 – EXTCFSEL[2:0]  External Clock Fail Event Select bits(1)

ValueDescription
0011 External clock fail detection module #4
0010 External clock fail detection module #3
0001
0000 External clock fail detection module #1

Bit 23 – OSWEN Oscillator Switch Enable bit

ValueDescription
1 Request oscillator switch to selection specified by NOSC[3:0] bits.
0 Oscillator switch is complete.

Bit 22 – DIVSWEN Clock RODIV/ROTRIM Switch Enable bit

ValueDescription
1 Clock divider switching is currently in progress.
0 Clock Divider Switching has completed.

Bit 20 – FSCMEN Fail-Safe Clock Monitor Enable bit

ValueDescription
1 Fail-Safe Clock Monitor is enabled.
0 Fail-Safe Clock Monitor is disabled.

Bits 19:16 – BOSC[3:0] Backup Reference Clock Select bits

See Table 12-4.

Bit 15 – ON Enable PLL Generator bit

ValueDescription
1 PLL Generator is enabled.
0 PLL Generator is disabled.

Bit 13 – SIDL Stop in Idle bit

ValueDescription
1 Clock generator block will stop when IDLE mode is entered.
0 Clock generator block will continue to operate when IDLE mode is entered.

Bits 11:8 – NOSC[3:0] New Reference Clock Select bits

See Table 12-4.

Bits 3:0 – COSC[3:0] New Reference Clock Select bits

See Table 12-4.