8-bit AVR Microcontrollers

TC0 Output Compare Register B

When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F.

The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.

Name:
OCR0B
Offset:
0x48
Reset:
0x00
Access:
When addressing as I/O register: address offset is 0x28
Bit76543210
OCR0B[7:0]
AccessR/WR/WR/WR/WR/WR/WR/WR/W
Reset00000000

Bits 7:0 – OCR0B[7:0]: Output Compare 0 B

Output Compare 0 B

The output compare register B contains an 8-bit value that is continuously compared with the counter value (TCNT0). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC0B pin.