16.4.35 PWM Generator x Trigger D Register(1,2)

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. The content of this register can be auto updated as part of the LLC mode of operation.
Name: PGxTRIGD
Offset: 0x10B0, 0x1124, 0x1198, 0x120C, 0x1280, 0x12F4, 0x1368, 0x13DC

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGD[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGD[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGD[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period
0 The first phase of the center-aligned period

Bits 19:0 – TRIGD[19:0] PWM Generator x Trigger D bits