14.3.23 Peripheral Pin Select Input Register 11

Table 14-36. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: RPINR11
Offset: 0x3930

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 SS2R[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 SCK2R[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 SDI2R[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 23:16 – SS2R[7:0]  Assign SPI1 Client Select (SS2) to the Corresponding RPn Pin bits

Bits 15:8 – SCK2R[7:0] Assign SPI2 Clock Input (SCK2IN) to the Corresponding RPn Pin bits

Bits 7:0 – SDI2R[7:0] Assign SPI1 Data Input (SDI2) to the Corresponding RPn Pin bits