15.3.19 Clock Monitor Saturation Register

Table 15-24. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: CMxSAT
Offset: 0x3214, 0x3244, 0x3274, 0x32A4

Bit 3130292827262524 
 SAT[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset  
Bit 2322212019181716 
 SAT[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset  
Bit 15141312111098 
 SAT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset  
Bit 76543210 
 SAT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset  

Bits 31:0 – SAT[31:0] Clock Monitor Counter Saturation

The Clock Monitor Counter Saturation register contains the accumulated count value which causes the counter to saturate. If the counter has reached the count value programmed into this register before being captured, the CMxSATD bit is set with interrupt invoked.