8.2.300 GMAC Express MAC ENST Control Register
| Name: | GMAC_EMAC_ENST_CR |
| Offset: | 0x1880 |
| Reset: | 0x00000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| EN_Q0 | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
Bit 0 – EN_Q0 Enhanced Scheduled Traffic Enable for EMAC
| Value | Description |
|---|---|
| 0 | Disables the enhanced scheduled traffic for EMAC. |
| 1 | Enables the enhanced scheduled traffic for EMAC. EMAC has only 1 queue and ENST is enabled by writing EN_Q0. |
