8.2.164 GMAC MMSL Interrupt Mast Register

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt source is disabled

1: corresponding interrupt source is enabled.

Name: GMAC_MMSL_IMR
Offset: 0xF24
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
   SMD_ERRFR_COUNT_ERRSMDC_ERRSMDS_ERRRCV_V_ERRRCV_R_ERR 
Access RRRRRR 
Reset 000000 

Bit 5 – SMD_ERR Illegal SMD Received

Bit 4 – FR_COUNT_ERR Illegal SMD Received

Bit 3 – SMDC_ERR SMD-C Received When Waiting an SMD-S

Bit 2 – SMDS_ERR SMD-S Received When Waiting an SMD-C

Bit 1 – RCV_V_ERR Incorrect Verification Mpacket Received

Bit 0 – RCV_R_ERR Incorrect Response Mpacket Received