8.2.292 GMAC Express MAC Transmit Schedule Control Register
| Name: | GMAC_EMAC_TSCTL |
| Offset: | 0x1580 |
| Reset: | 0x00000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TXSQ[1:0] | |||||||||
| Access | R/W | R/W | |||||||
| Reset | 0 | 0 | |||||||
Bits 1:0 – TXSQ[1:0] Transmit Schedule for Q0
| Value | Name | Description |
|---|---|---|
| 0 | FP | Fixed Priority. |
| 1 | CBS | CBS Enabled only valid if CBS capability selected. |
| 2 | DWRR | DWRR enabled. |
| 3 | ETS | ETS enabled. |
