20.18.1 PMC System Clock Enable Register

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

Name: PMC_SCER
Offset: 0x0000
Reset: 
Property: Write-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 CPKEY[3:0]  CPBMCKCPCK 
Access WWWWWW 
Reset  
Bit 15141312111098 
     PCK3PCK2PCK1PCK0 
Access WWWW 
Reset  
Bit 76543210 
          
Access  
Reset  

Bits 23:20 – CPKEY[3:0] Coprocessor Clocks Enable Key

ValueNameDescription
0xA PASSWD

This field must be written to 0xA to validate CPBMCK and CPCK.

Bit 17 – CPBMCK Coprocessor Main System Bus Clocks Enable

ValueDescription
0

No effect.

1

Enables the Coprocessor Main System Bus Clocks if CPKEY = 0xA.

Bit 16 – CPCK Coprocessor (Second Processor) Clock Enable

ValueDescription
0

No effect.

1

Enables the Coprocessor Clock if CPKEY = 0xA.

Bits 8, 9, 10, 11 – PCKx Programmable Clock x Output Enable

ValueDescription
0

No effect.

1

Enables the corresponding Programmable Clock output.