5.5.37 DSI D-PHY ULPS Control Register

Name: DSI_DPHY_ULPS_CTRL
Offset: 0xA8
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
     PHY_TXEXITULPSLANPHY_TXREQULPSLANPHY_TXEXITULPSCLKPHY_TXREQULPSCLK 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 3 – PHY_TXEXITULPSLAN D-PHY Ultra-Low-Power Exit Transmission on Data Lane

ValueDescription
0

No effect.

1

ULPS mode exit on clock lane.

Bit 2 – PHY_TXREQULPSLAN D-PHY Ultra-Low-Power Request Transmission on Data Lane

ValueDescription
0

No effect.

1

ULPS mode request on data lane.

Bit 1 – PHY_TXEXITULPSCLK D-PHY Ultra-Low-Power Exit Transmission on Clock Lane

ValueDescription
0

No effect.

1

ULPS mode exit on clock lane.

Bit 0 – PHY_TXREQULPSCLK D-PHY Ultra-Low-Power Request Transmission on Clock Lane

ValueDescription
0

No effect.

1

ULPS mode request on clock lane.