5.5.37 DSI D-PHY ULPS Control Register
| Name: | DSI_DPHY_ULPS_CTRL |
| Offset: | 0xA8 |
| Reset: | 0x00000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| PHY_TXEXITULPSLAN | PHY_TXREQULPSLAN | PHY_TXEXITULPSCLK | PHY_TXREQULPSCLK | ||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 |
Bit 3 – PHY_TXEXITULPSLAN D-PHY Ultra-Low-Power Exit Transmission on Data Lane
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | ULPS mode exit on clock lane. |
Bit 2 – PHY_TXREQULPSLAN D-PHY Ultra-Low-Power Request Transmission on Data Lane
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | ULPS mode request on data lane. |
Bit 1 – PHY_TXEXITULPSCLK D-PHY Ultra-Low-Power Exit Transmission on Clock Lane
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | ULPS mode exit on clock lane. |
Bit 0 – PHY_TXREQULPSCLK D-PHY Ultra-Low-Power Request Transmission on Clock Lane
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | ULPS mode request on clock lane. |
