5.5.28 DSI HS Write Response Timeout Counter Configuration Register

Name: DSI_HS_WR_TO_CNT
Offset: 0x84
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
 HS_WR_TO_CNT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 HS_WR_TO_CNT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 15:0 – HS_WR_TO_CNT[15:0] High-Speed Write Operation Timeout Counter

Sets a period for which the DSI host controller keeps the link still, after sending a High-Speed Write operation. This period is measured in cycles of lanebyteclk, starts to count when the D-PHY enters stop state and causes no interrupts.