5.5.25 DSI Timeout Counters Configuration Register

Name: DSI_TO_CNT_CFG
Offset: 0x78
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 HSTX_TO_CNT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 HSTX_TO_CNT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 LPRX_TO_CNT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 LPRX_TO_CNT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:16 – HSTX_TO_CNT[15:0] High-Speed Transmission Timeout Counter

Configures the timeout counter that triggers a high-speed transmission timeout contention detection (measured in TO_CLK_DIVISION cycles).

Bits 15:0 – LPRX_TO_CNT[15:0] Low-Power Reception Timeout Counter

Configures the timeout counter that triggers a low-power reception timeout contention detection (measured in TO_CLK_DIVISION cycles).