13.4.57 Interrupt Priority Register 35

Table 13-58. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: IPC35
Offset: 0x160

Bit 3130292827262524 
      IOM4IP[2:0] 
Access R/WR/WR/W 
Reset 100 
Bit 2322212019181716 
  IOM3IP[2:0] IOM2IP[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 100100 
Bit 15141312111098 
  IOM1IP[2:0]     
Access R/WR/WR/W 
Reset 100 
Bit 76543210 
          
Access  
Reset  

Bits 26:24 – IOM4IP[2:0] IOM 4 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2 Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 22:20 – IOM3IP[2:0] IOM 3 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2 Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 18:16 – IOM2IP[2:0] IOM 2 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2 Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 14:12 – IOM1IP[2:0] IOM 1 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2 Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)