13.4.8 Interrupt Vector Collapse Register
Note: This register can be write-protected or locked using
corresponding bits in the PACCON register. Refer to Peripheral Access Controller (PAC) for more
information.
| Symbol | Description | Symbol | Description | Symbol | Description |
|---|---|---|---|---|---|
| R | Readable bit | HC | Cleared by Hardware | (Gray cell) | Unimplemented |
| W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
| C | Write to clear | S | Software settable bit | x | Channel number |
| Name: | IVTCREG |
| Offset: | 0x8C |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| IVTC | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
Bit 0 – IVTC Interrupt Vector Table Collapse bit
| Value | Description |
|---|---|
1 | Enable Interrupt Vector table collapse |
0 | Interrupt Vector table collapse disabled |
