9.7.28 I3CC PIO Interrupt Signal Enable Register
| Name: | I3CC_PIO_INTR_SIGNAL_ENABLE |
| Offset: | 0x0E8 |
| Reset: | 0x00000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TRANSFER_ERR_SIGNAL_EN | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TRANSFER_ABORT_SIGNAL_EN | RESP_READY_SIGNAL_EN | CMD_QUEUE_READY_SIGNAL_EN | IBI_STATUS_THLD_SIGNAL_EN | RX_THLD_SIGNAL_EN | TX_THLD_SIGNAL_EN | ||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 |
Bit 9 – TRANSFER_ERR_SIGNAL_EN Transfer Error Signal Enable
| Value | Description |
|---|---|
| 0 | TRANSFER_ERR_STAT does not trigger the interrupt line. |
| 1 | TRANSFER_ERR_STAT triggers the interrupt line. |
Bit 5 – TRANSFER_ABORT_SIGNAL_EN Transfer Abort Signal Enable
| Value | Description |
|---|---|
| 0 | TRANSFER_ABORT_STAT does not trigger the interrupt line. |
| 1 | TRANSFER_ABORT_STAT triggers the interrupt line. |
Bit 4 – RESP_READY_SIGNAL_EN Response Ready Signal Enable
| Value | Description |
|---|---|
| 0 | RESP_READY_STAT does not trigger the interrupt line. |
| 1 | RESP_READY_STAT triggers the interrupt line. |
Bit 3 – CMD_QUEUE_READY_SIGNAL_EN Command Queue Ready Signal Enable
| Value | Description |
|---|---|
| 0 | CMD_QUEUE_READY_STAT does not trigger the interrupt line. |
| 1 | CMD_QUEUE_READY_STAT triggers the interrupt line. |
Bit 2 – IBI_STATUS_THLD_SIGNAL_EN IBI Status Threshold Signal Enable
| Value | Description |
|---|---|
| 0 | IBI_STATUS_THLD_STAT does not trigger the interrupt line. |
| 1 | IBI_STATUS_THLD_STAT triggers the interrupt line. |
Bit 1 – RX_THLD_SIGNAL_EN Receive Data Buffer Threshold Signal Enable
| Value | Description |
|---|---|
| 0 | RX_THLD_STAT does not trigger the interrupt line. |
| 1 | RX_THLD_STAT triggers the interrupt line. |
Bit 0 – TX_THLD_SIGNAL_EN Transmit Data Buffer Threshold Signal Enable
| Value | Description |
|---|---|
| 0 | TX_THLD_STAT does not trigger the interrupt line. |
| 1 | TX_THLD_STAT triggers the interrupt line. |
