9.7.28 I3CC PIO Interrupt Signal Enable Register

Name: I3CC_PIO_INTR_SIGNAL_ENABLE
Offset: 0x0E8
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
       TRANSFER_ERR_SIGNAL_EN  
Access R/W 
Reset 0 
Bit 76543210 
   TRANSFER_ABORT_SIGNAL_ENRESP_READY_SIGNAL_ENCMD_QUEUE_READY_SIGNAL_ENIBI_STATUS_THLD_SIGNAL_ENRX_THLD_SIGNAL_ENTX_THLD_SIGNAL_EN 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bit 9 – TRANSFER_ERR_SIGNAL_EN Transfer Error Signal Enable

ValueDescription
0

TRANSFER_ERR_STAT does not trigger the interrupt line.

1

TRANSFER_ERR_STAT triggers the interrupt line.

Bit 5 – TRANSFER_ABORT_SIGNAL_EN Transfer Abort Signal Enable

ValueDescription
0

TRANSFER_ABORT_STAT does not trigger the interrupt line.

1

TRANSFER_ABORT_STAT triggers the interrupt line.

Bit 4 – RESP_READY_SIGNAL_EN Response Ready Signal Enable

ValueDescription
0

RESP_READY_STAT does not trigger the interrupt line.

1

RESP_READY_STAT triggers the interrupt line.

Bit 3 – CMD_QUEUE_READY_SIGNAL_EN Command Queue Ready Signal Enable

ValueDescription
0

CMD_QUEUE_READY_STAT does not trigger the interrupt line.

1

CMD_QUEUE_READY_STAT triggers the interrupt line.

Bit 2 – IBI_STATUS_THLD_SIGNAL_EN IBI Status Threshold Signal Enable

ValueDescription
0

IBI_STATUS_THLD_STAT does not trigger the interrupt line.

1

IBI_STATUS_THLD_STAT triggers the interrupt line.

Bit 1 – RX_THLD_SIGNAL_EN Receive Data Buffer Threshold Signal Enable

ValueDescription
0

RX_THLD_STAT does not trigger the interrupt line.

1

RX_THLD_STAT triggers the interrupt line.

Bit 0 – TX_THLD_SIGNAL_EN Transmit Data Buffer Threshold Signal Enable

ValueDescription
0

TX_THLD_STAT does not trigger the interrupt line.

1

TX_THLD_STAT triggers the interrupt line.