9.7.29 I3CC PIO Interrupt Force Register
| Name: | I3CC_PIO_INTR_FORCE |
| Offset: | 0x0EC |
| Reset: | – |
| Property: | Write-only |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TRANSFER_ERR_FORCE | |||||||||
| Access | W | ||||||||
| Reset | – |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TRANSFER_ABORT_FORCE | RESP_READY_FORCE | CMD_QUEUE_READY_FORCE | IBI_STATUS_THLD_FORCE | RX_THLD_FORCE | TX_THLD_FORCE | ||||
| Access | W | W | W | W | W | W | |||
| Reset | – | – | – | – | – | – |
Bit 9 – TRANSFER_ERR_FORCE Transfer Error Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets TRANSFER_ERR_STAT to 1. |
Bit 5 – TRANSFER_ABORT_FORCE Transfer Abort Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets TRANSFER_ABORT_STAT to 1. |
Bit 4 – RESP_READY_FORCE Response Ready Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets RESP_READY_STAT to 1. |
Bit 3 – CMD_QUEUE_READY_FORCE Command Queue Ready Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets CMD_QUEUE_READY_STAT to 1. |
Bit 2 – IBI_STATUS_THLD_FORCE IBI Status Threshold Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets IBI_STATUS_THLD_STAT to 1. |
Bit 1 – RX_THLD_FORCE Receive Data Buffer Threshold Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets RX_THLD_STAT to 1. |
Bit 0 – TX_THLD_FORCE Transmit Data Buffer Threshold Status Force
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | Sets TX_THLD_STAT to 1. |
