14.3.14 ADC Interrupt Enable Register High
| Name: | ADIEH |
| Offset: | 0xB22 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| IE[27:24] | |||||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 | |||||
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| IE[23:16] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
Bits 11:0 – IE[27:16] Common Interrupt Enable bits
| Value | Description |
|---|---|
1 |
Common and individual interrupts are enabled for the corresponding channel |
0 |
Common and individual interrupts are disabled for the corresponding channel |
