14.4.39 CAN 2 Filter Control Register 3
Note:
- The individual bytes in this
multibyte register can be accessed with the following register names:
- CxFLTCON1T: Accesses the top byte FLTCON1[31:24].
- CxFLTCON1U: Accesses the upper byte FLTCON1[23:16].
- CxFLTCON1: Accesses the byte FLTCON1[31:0].
| Name: | C2FLTCON3 |
| Offset: | 0x29AC |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| FLTEN15 | F15BP[4:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | |||
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| FLTEN14 | F14BP[4:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | |||
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| FLTEN13 | F13BP[4:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | |||
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| FLTEN12 | F12BP[4:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | |||
Bit 31 – FLTEN15 Enable Filter 15 to Accept Messages bit
| Value | Description |
|---|---|
| 1 | Filter is enabled. |
| 0 | Filter is disabled. |
Bits 28:24 – F15BP[4:0] Pointer to FIFO when Filter 15 Hits bits
| Value | Description |
|---|---|
| 11111-00100 | Reserved |
| 00011 | Message matching filter is stored in FIFO 3. |
| 00010 | Message matching filter is stored in FIFO 2. |
| 00001 | Message matching filter is stored in FIFO 1. |
| 00000 | Reserved, FIFO 0 is the TX Queue and cannot receive messages. |
Bit 23 – FLTEN14 Enable Filter 14 to Accept Messages bit
| Value | Description |
|---|---|
| 1 | Filter is enabled. |
| 0 | Filter is disabled. |
Bits 20:16 – F14BP[4:0] Pointer to FIFO when Filter 14 Hits bits
| Value | Description |
|---|---|
| 11111-00100 | Reserved |
| 00011 | Message matching filter is stored in FIFO 3. |
| 00010 | Message matching filter is stored in FIFO 2. |
| 00001 | Message matching filter is stored in FIFO 1. |
| 00000 | Reserved, FIFO 0 is the TX Queue and cannot receive messages. |
Bit 15 – FLTEN13 Enable Filter 13 to Accept Messages bit
| Value | Description |
|---|---|
| 1 | Filter is enabled. |
| 0 | Filter is disabled. |
Bits 12:8 – F13BP[4:0] Pointer to FIFO when Filter 13 Hits bits
| Value | Description |
|---|---|
| 11111-00100 | Reserved |
| 00011 | Message matching filter is stored in FIFO 3. |
| 00010 | Message matching filter is stored in FIFO 2. |
| 00001 | Message matching filter is stored in FIFO 1. |
| 00000 | Reserved, FIFO 0 is the TX Queue and cannot receive messages. |
Bit 7 – FLTEN12 Enable Filter 12 to Accept Messages bit
| Value | Description |
|---|---|
| 1 | Filter is enabled. |
| 0 | Filter is disabled. |
Bits 4:0 – F12BP[4:0] Pointer to FIFO when Filter 12 Hits bits
| Value | Description |
|---|---|
| 11111-00100 | Reserved |
| 00011 | Message matching filter is stored in FIFO 3. |
| 00010 | Message matching filter is stored in FIFO 2. |
| 00001 | Message matching filter is stored in FIFO 1. |
| 00000 | Reserved, FIFO 0 is the TX Queue and cannot receive messages. |
