5.4.83 Signal Quality Index Register - Rev D
This register contains the 8‑level DCQ SQI status and result. It is only valid for devices of Revision D0 and later.
| Name: | DCQ_SQI - Rev D |
| Address: | 0xCC03 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| SQI_UPD | |||||||||
| Access | RC | RO | RO | RO | RO | RO | RO | RO | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| SQI[2:0] | |||||||||
| Access | RO | RO | RO | RO | RO | RO | RO | RO | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
Bit 15 – SQI_UPD Signal Quality Index Update
This bit indicates whether the eight‑level DCQ SQI has been updated since the last read.
Note: Reading of this status bit when set results in the device
automatically clearing it. This action will trigger a new DCQ SQI/SQI+
measurement. A new measurement may also be triggered by writing a new value into the
TOID field of the DCQ_TOID register.
| Value | Description |
|---|---|
0 |
SQI has not been updated since last read |
1 |
SQI has been updated since last read |
Bits 2:0 – SQI[2:0] Signal Quality Index
When the SQI_UPD bit is set, this field contains the current eight‑level SQI result. This field is equivalent to the most-significant three bits of the SQIP field of the DCQ_SQIP register.
