5.4.57 Sleep Control 0 Register - Rev D

This register is only valid for devices of Revision D0 and later.
Important: When writing to this register, use a read-modify-write operation to avoid accidental modifications to RESERVED fields. Failure to use a read-modify-write operation may result in adverse operation and unexpected results.
Name: SLPCTL0 - Rev D
Address: 0x0080

Bit 15141312111098 
 WKINENMDIWKENSLPINHDLY[1:0] 
Access R/WR/WR/WR/WROROR/WR/W 
Reset 00000010 
Bit 76543210 
  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 10010000 

Bit 15 – WKINEN WAKE_IN Wake-up Enable

When set, enables wake-up from sleep mode upon detection of a pulse on the WAKE_IN/WAKE_IO pin.
ValueDescription
0 Disable wake-up by input pulse on WAKE_IN/WAKE_IO
1 Enable wake-up by input pulse on WAKE_IN/WAKE_IO

Bit 14 – MDIWKEN MDI Wake-up Enable

When set, enables wake-up from sleep mode upon detection of Wake-Up Tone (WUT) at the MDI.
ValueDescription
0 Disable wake-up from MDI Wake-Up Tone detection
1 Enable wake-up from MDI Wake-Up Tone detection

Bits 13:12 – SLPINHDLY[1:0] Sleep Inhibit Delay

This field configures the delay from when sleep is first commanded to when the power supply Inhibit (INH) pin becomes high-impedance and the sleep state is entered. This delay is used to allow all nodes on a mixing segment time to go quiet before powering down.
ValueDescription
00 0 ms delay
01 5.2 ms delay
10 10.4 ms delay
11 55.7 ms delay