5.4.84 Signal Quality Index Plus Register - Rev D
This register contains the 32‑level DCQ SQI+ status and result. It is only valid for devices of Revision D0 and later.
| Name: | DCQ_SQIP - Rev D |
| Address: | 0xCC04 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| SQIP_UDP | |||||||||
| Access | RC | RO | RO | RO | RO | RO | RO | RO | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| SQIP[7:3] | |||||||||
| Access | RO | RO | RO | RO | RO | RO | RO | RO | |
| Reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | |
Bit 15 – SQIP_UDP DCQ Advanced SQI Update
This bit indicates whether the advanced 32-level SQI+ has been updated since the last read.
Note: Reading of this status bit when set results in the device
automatically clearing it. This does not, however, trigger a new DCQ SQI/SQI+
measurement. A new measurement is triggered when the SQI_UPD bit is automatically
cleared by reading the DCQ_SQI register or by writing a new value to the TOID field
of the DCQ_TOID register.
| Value | Description |
|---|---|
0 |
SQI+ has not been updated since last read |
1 |
SQI+ has been updated since last read |
Bits 7:3 – SQIP[7:3] DCQ Advanced SQI Result
When the SQIP_UDP bit is set, this field contains the current 32-level SQI+ result.
