15.3.1.29 PWM Generator x Trigger F Register(1,2,3)

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. The content of this register can be auto updated as part of the LLC mode of operation. Additionally, TRIGF is also dedicated the complementary output mode with max on-time adjustment. It is high resolution capable.
  3. The content of this register is reset at the end of every cycle.
Name: PGxTRIGF
Offset: 0x10B8, 0x112C, 0x11A0, 0x1214, 0x1288, 0x12FC, 0x1370, 0x13E4

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGF[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGF[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGF[7:4]     
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period
0 The first phase of the center-aligned period

Bits 19:16 – TRIGF[19:16] PWM Generator x Trigger F bits

Bits 15:8 – TRIGF[15:8] PWM Generator x Trigger F bits

Bits 7:4 – TRIGF[7:4] PWM Generator x Trigger F bits