15.3.1.28 PWM Generator x Trigger E Register(1,2)

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. The content of this register can be auto updated as part of the LLC mode of operation.
Name: PGxTRIGE
Offset: 0x10B4, 0x1128, 0x119C, 0x1210, 0x1284, 0x12F8, 0x136C, 0x13E0

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGE[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGE[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGE[7:4]     
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period
0 The first phase of the center-aligned period

Bits 19:16 – TRIGE[19:16] PWM Generator x Trigger E bits

Bits 15:8 – TRIGE[15:8] PWM Generator x Trigger E bits

Bits 7:4 – TRIGE[7:4] PWM Generator x Trigger E bits