15.3.1.26 PWM Generator x Trigger C Register(1,2)

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. The content of this register can be auto updated as part of the LLC mode of operation.
Name: PGxTRIGC
Offset: 0x10AC, 0x1120, 0x1194, 0x1208, 0x127C, 0x12F0, 0x1364, 0x13D8

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGC[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGC[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGC[7:4]     
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period
0 The first phase of the center-aligned period

Bits 19:16 – TRIGC[19:16] PWM Generator x Trigger C bits

Bits 15:8 – TRIGC[15:8] PWM Generator x Trigger C bits

Bits 7:4 – TRIGC[7:4] PWM Generator x Trigger C bits