15.3.1.26 PWM Generator x Trigger C Register(1,2)
Note:
- This register cannot be modified while PGxSTAT.UPDATE = 1.
- The content of this register can be auto updated as part of the LLC mode of operation.
| Name: | PGxTRIGC |
| Offset: | 0x10AC, 0x1120, 0x1194, 0x1208, 0x127C, 0x12F0, 0x1364, 0x13D8 |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| CAHALF | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| TRIGC[19:16] | |||||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 | |||||
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TRIGC[15:8] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TRIGC[7:4] | |||||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 | |||||
Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit
| Value | Description |
|---|---|
1 |
The second phase of the center-aligned period |
0 |
The first phase of the center-aligned period |
