15.3.1.63 PWM Generator x Trigger A Register

Note: This register cannot be modified while PGxSTAT.UPDATE = 1.
Name: APGxTRIGA
Offset: 0x148C, 0x1500, 0x1574, 0x15E8

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGA[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGA[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGA[7:4]     
Access R/WR/WR/WR/W 
Reset 0000 

Bit 31 – CAHALF Specifies where the trigger compare time occurs

ValueDescription
1 The second phase of the center aligned period
0 The first phase of the center aligned period

Bits 19:16 – TRIGA[19:16]

Bits 15:8 – TRIGA[15:8]

Bits 7:4 – TRIGA[7:4] PWM Generator x Trigger A bits