12.2.20 CAN Transmitter Delay Compensation Register High
Note:
- This register can only be modified
in Configuration mode (OPMOD[2:0] =
100).
| Name: | C1TDCH(1) |
| Offset: | 0x6CE |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| EDGFLTEN | SID11EN | ||||||||
| Access | R/W | R/W | |||||||
| Reset | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TDCMOD[1:0] | |||||||||
| Access | R/W | R/W | |||||||
| Reset | 1 | 0 | |||||||
Bit 9 – EDGFLTEN Enable Edge Filtering During Bus Integration State bit
| Value | Description |
|---|---|
1 |
Edge filtering is enabled according to ISO11898-1:2015 |
0 |
Edge filtering is disabled |
Bit 8 – SID11EN Enable 12-Bit SID in CAN FD Base Format Messages bit
| Value | Description |
|---|---|
1 |
RRS is used as SID11 in CAN FD base format messages: SID[11:0] = {SID[10:0], SID11} |
0 |
Does not use RRS; SID[10:0] |
Bits 1:0 – TDCMOD[1:0] Transmitter Delay Compensation Mode bits (Secondary Sample Point (SSP))
| Value | Description |
|---|---|
10-11 |
Auto: Measures delay and adds TSEG1[4:0] (C1DBTCFGH[4:0]), adds TDCO[6:0] |
01 |
Manual: Does not measure, uses TDCV[5:0] + TDCO[6:0] from register |
00 |
Disabled |
