12.2.19 CAN Transmitter Delay Compensation Register Low
Note:
- This register can only be modified
in Configuration mode (OPMOD[2:0] =
100).
| Name: | C1TDCL(1) |
| Offset: | 0x6CC |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TDCO[6:0] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | ||
| Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ||
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TDCV[5:0] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | |||
Bits 14:8 – TDCO[6:0] Transmitter Delay Compensation Offset bits (Secondary Sample Point (SSP))
| Value | Description |
|---|---|
111 1111 |
-64 x TCY |
| . . . | |
011 1111 |
63 x TCY |
| . . . | |
000 0000 |
0 x TCY |
Bits 5:0 – TDCV[5:0] Transmitter Delay Compensation Value bits (Secondary Sample Point (SSP)
| Value | Description |
|---|---|
11 1111 |
FP |
| . . . | |
00 0000 |
0 x FP |
