24.3.178 Device Address Table Location of Device(n) Register
| Name: | I3CxDEVADDRTAB18LOC1 |
| Offset: | 0x7A93C4 |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| DEVICE | DEVNACKRTRYCNT[1:0] | ||||||||
| Access | R/W | R/W | R/W | ||||||
| Reset | 0 | 0 | 0 | ||||||
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| DEVDYNADDR[7:0] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TS | MRREJ | SIRREJ | IBIWITHDAT | IBIWITHDAT | DDRERLYTERMNCRCIND | DDRWRERLYTERMNEN | |||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | ||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| DDRWRACKNACKEN | STATICADDR[6:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
Bit 31 – DEVICE Type of Device bit
| Value | Description |
|---|---|
| 1 | I2C |
| 0 | I3C |
Bits 30:29 – DEVNACKRTRYCNT[1:0]
Bits 23:16 – DEVDYNADDR[7:0] Device Dynamic Address with Parity
Bit 15 – TS Marker for Timestamping IBI for Specific Device bit
Bit 14 – MRREJ
| Value | Description |
|---|---|
| 1 | NACK the Controller request and send auto-disable CCC. |
| 0 | ACK the Controller request. |
Bit 13 – SIRREJ
| Value | Description |
|---|---|
| 1 | NACK the SIR and send auto-disable CCC. |
| 0 | ACK the SIR. |
Bit 12 – IBIWITHDAT
| Value | Description |
|---|---|
| 1 | IBI with one or more mandatory bytes. |
| 0 | IBI without a mandatory byte. |
Bit 11 – IBIWITHDAT
| Value | Description |
|---|---|
| 1 | Packet Error Check enabled for IBI. |
| 0 | Packet Error Check disabled for IBI. |
