17.21 UDDRC SDRAM Initialization Register 4

Name: UDDRC_INIT4
Offset: 0x0E0
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 EMR2[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 EMR2[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 EMR3[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 EMR3[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:16 – EMR2[15:0] DDR2: Value to write to EMR2 register.

DDR3: Value to write to MR2 register

LPDDR2/LPDDR3: Value to write to MR3 register

Programming Mode: Quasi-dynamic Group 4

Bits 15:0 – EMR3[15:0] DDR2: Value to write to EMR3 register.

DDR3: Value to write to MR3 register

LPDDR2/LPDDR3: Unused

Programming Mode: Quasi-dynamic Group 2, Group 4