17.7 UDDRC Temperature Derate Interval Register

Name: UDDRC_DERATEINT
Offset: 0x024
Reset: 0x00800000
Property: Read/Write

Bit 3130292827262524 
 MR4_READ_INTERVAL[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 MR4_READ_INTERVAL[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 10000000 
Bit 15141312111098 
 MR4_READ_INTERVAL[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MR4_READ_INTERVAL[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – MR4_READ_INTERVAL[31:0] Interval between two MR4 reads

Used to derate the timing parameters.

Present only in designs configured to support LPDDR2/LPDDR3. This register must not be set to zero.

Unit: DFI clock cycles.

Programming mode: Static