17.61 UDDRC High Priority Read CAM Register 1

Name: UDDRC_PERFHPR1
Offset: 0x25C
Reset: 0x0F000001
Property: Read/Write

Bit 3130292827262524 
 HPR_XACT_RUN_LENGTH[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00001111 
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
 HPR_MAX_STARVE[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 HPR_MAX_STARVE[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000001 

Bits 31:24 – HPR_XACT_RUN_LENGTH[7:0]

Number of transactions that are serviced once the HPR queue goes critical is the smaller of:
  • (a) This number
  • (b) Number of transactions available.

Unit: Transaction.

For performance only.

Programming Mode: Quasi-dynamic Group 3

Bits 15:0 – HPR_MAX_STARVE[15:0]

Number of DFI clocks that the HPR queue can be starved before it goes critical. The minimum valid functional value for this register is 0x1. Programming it to 0x0 will disable the starvation functionality; during normal operation, this function should not be disabled as it will cause excessive latencies.

For performance only.

Unit: DFI clock cycles.

Programming Mode: Quasi-dynamic Group 3